30 #ifndef _SAM3S8_TC0_INSTANCE_ 31 #define _SAM3S8_TC0_INSTANCE_ 34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 35 #define REG_TC0_CCR0 (0x40010000U) 36 #define REG_TC0_CMR0 (0x40010004U) 37 #define REG_TC0_SMMR0 (0x40010008U) 38 #define REG_TC0_CV0 (0x40010010U) 39 #define REG_TC0_RA0 (0x40010014U) 40 #define REG_TC0_RB0 (0x40010018U) 41 #define REG_TC0_RC0 (0x4001001CU) 42 #define REG_TC0_SR0 (0x40010020U) 43 #define REG_TC0_IER0 (0x40010024U) 44 #define REG_TC0_IDR0 (0x40010028U) 45 #define REG_TC0_IMR0 (0x4001002CU) 46 #define REG_TC0_CCR1 (0x40010040U) 47 #define REG_TC0_CMR1 (0x40010044U) 48 #define REG_TC0_SMMR1 (0x40010048U) 49 #define REG_TC0_CV1 (0x40010050U) 50 #define REG_TC0_RA1 (0x40010054U) 51 #define REG_TC0_RB1 (0x40010058U) 52 #define REG_TC0_RC1 (0x4001005CU) 53 #define REG_TC0_SR1 (0x40010060U) 54 #define REG_TC0_IER1 (0x40010064U) 55 #define REG_TC0_IDR1 (0x40010068U) 56 #define REG_TC0_IMR1 (0x4001006CU) 57 #define REG_TC0_CCR2 (0x40010080U) 58 #define REG_TC0_CMR2 (0x40010084U) 59 #define REG_TC0_SMMR2 (0x40010088U) 60 #define REG_TC0_CV2 (0x40010090U) 61 #define REG_TC0_RA2 (0x40010094U) 62 #define REG_TC0_RB2 (0x40010098U) 63 #define REG_TC0_RC2 (0x4001009CU) 64 #define REG_TC0_SR2 (0x400100A0U) 65 #define REG_TC0_IER2 (0x400100A4U) 66 #define REG_TC0_IDR2 (0x400100A8U) 67 #define REG_TC0_IMR2 (0x400100ACU) 68 #define REG_TC0_BCR (0x400100C0U) 69 #define REG_TC0_BMR (0x400100C4U) 70 #define REG_TC0_QIER (0x400100C8U) 71 #define REG_TC0_QIDR (0x400100CCU) 72 #define REG_TC0_QIMR (0x400100D0U) 73 #define REG_TC0_QISR (0x400100D4U) 74 #define REG_TC0_FMR (0x400100D8U) 75 #define REG_TC0_WPMR (0x400100E4U) 77 #define REG_TC0_CCR0 (*(WoReg*)0x40010000U) 78 #define REG_TC0_CMR0 (*(RwReg*)0x40010004U) 79 #define REG_TC0_SMMR0 (*(RwReg*)0x40010008U) 80 #define REG_TC0_CV0 (*(RoReg*)0x40010010U) 81 #define REG_TC0_RA0 (*(RwReg*)0x40010014U) 82 #define REG_TC0_RB0 (*(RwReg*)0x40010018U) 83 #define REG_TC0_RC0 (*(RwReg*)0x4001001CU) 84 #define REG_TC0_SR0 (*(RoReg*)0x40010020U) 85 #define REG_TC0_IER0 (*(WoReg*)0x40010024U) 86 #define REG_TC0_IDR0 (*(WoReg*)0x40010028U) 87 #define REG_TC0_IMR0 (*(RoReg*)0x4001002CU) 88 #define REG_TC0_CCR1 (*(WoReg*)0x40010040U) 89 #define REG_TC0_CMR1 (*(RwReg*)0x40010044U) 90 #define REG_TC0_SMMR1 (*(RwReg*)0x40010048U) 91 #define REG_TC0_CV1 (*(RoReg*)0x40010050U) 92 #define REG_TC0_RA1 (*(RwReg*)0x40010054U) 93 #define REG_TC0_RB1 (*(RwReg*)0x40010058U) 94 #define REG_TC0_RC1 (*(RwReg*)0x4001005CU) 95 #define REG_TC0_SR1 (*(RoReg*)0x40010060U) 96 #define REG_TC0_IER1 (*(WoReg*)0x40010064U) 97 #define REG_TC0_IDR1 (*(WoReg*)0x40010068U) 98 #define REG_TC0_IMR1 (*(RoReg*)0x4001006CU) 99 #define REG_TC0_CCR2 (*(WoReg*)0x40010080U) 100 #define REG_TC0_CMR2 (*(RwReg*)0x40010084U) 101 #define REG_TC0_SMMR2 (*(RwReg*)0x40010088U) 102 #define REG_TC0_CV2 (*(RoReg*)0x40010090U) 103 #define REG_TC0_RA2 (*(RwReg*)0x40010094U) 104 #define REG_TC0_RB2 (*(RwReg*)0x40010098U) 105 #define REG_TC0_RC2 (*(RwReg*)0x4001009CU) 106 #define REG_TC0_SR2 (*(RoReg*)0x400100A0U) 107 #define REG_TC0_IER2 (*(WoReg*)0x400100A4U) 108 #define REG_TC0_IDR2 (*(WoReg*)0x400100A8U) 109 #define REG_TC0_IMR2 (*(RoReg*)0x400100ACU) 110 #define REG_TC0_BCR (*(WoReg*)0x400100C0U) 111 #define REG_TC0_BMR (*(RwReg*)0x400100C4U) 112 #define REG_TC0_QIER (*(WoReg*)0x400100C8U) 113 #define REG_TC0_QIDR (*(WoReg*)0x400100CCU) 114 #define REG_TC0_QIMR (*(RoReg*)0x400100D0U) 115 #define REG_TC0_QISR (*(RoReg*)0x400100D4U) 116 #define REG_TC0_FMR (*(RwReg*)0x400100D8U) 117 #define REG_TC0_WPMR (*(RwReg*)0x400100E4U)