Robobo
instance_usart0.h
1 /* ----------------------------------------------------------------------------
2  * SAM Software Package License
3  * ----------------------------------------------------------------------------
4  * Copyright (c) 2012, Atmel Corporation
5  *
6  * All rights reserved.
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following condition is met:
10  *
11  * - Redistributions of source code must retain the above copyright notice,
12  * this list of conditions and the disclaimer below.
13  *
14  * Atmel's name may not be used to endorse or promote products derived from
15  * this software without specific prior written permission.
16  *
17  * DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
18  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
19  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
20  * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
21  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
23  * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
24  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
25  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
26  * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  * ----------------------------------------------------------------------------
28  */
29 
30 #ifndef _SAM3S8_USART0_INSTANCE_
31 #define _SAM3S8_USART0_INSTANCE_
32 
33 /* ========== Register definition for USART0 peripheral ========== */
34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
35 #define REG_USART0_CR (0x40024000U)
36 #define REG_USART0_MR (0x40024004U)
37 #define REG_USART0_IER (0x40024008U)
38 #define REG_USART0_IDR (0x4002400CU)
39 #define REG_USART0_IMR (0x40024010U)
40 #define REG_USART0_CSR (0x40024014U)
41 #define REG_USART0_RHR (0x40024018U)
42 #define REG_USART0_THR (0x4002401CU)
43 #define REG_USART0_BRGR (0x40024020U)
44 #define REG_USART0_RTOR (0x40024024U)
45 #define REG_USART0_TTGR (0x40024028U)
46 #define REG_USART0_FIDI (0x40024040U)
47 #define REG_USART0_NER (0x40024044U)
48 #define REG_USART0_IF (0x4002404CU)
49 #define REG_USART0_MAN (0x40024050U)
50 #define REG_USART0_WPMR (0x400240E4U)
51 #define REG_USART0_WPSR (0x400240E8U)
52 #define REG_USART0_VERSION (0x400240FCU)
53 #define REG_USART0_RPR (0x40024100U)
54 #define REG_USART0_RCR (0x40024104U)
55 #define REG_USART0_TPR (0x40024108U)
56 #define REG_USART0_TCR (0x4002410CU)
57 #define REG_USART0_RNPR (0x40024110U)
58 #define REG_USART0_RNCR (0x40024114U)
59 #define REG_USART0_TNPR (0x40024118U)
60 #define REG_USART0_TNCR (0x4002411CU)
61 #define REG_USART0_PTCR (0x40024120U)
62 #define REG_USART0_PTSR (0x40024124U)
63 #else
64 #define REG_USART0_CR (*(WoReg*)0x40024000U)
65 #define REG_USART0_MR (*(RwReg*)0x40024004U)
66 #define REG_USART0_IER (*(WoReg*)0x40024008U)
67 #define REG_USART0_IDR (*(WoReg*)0x4002400CU)
68 #define REG_USART0_IMR (*(RoReg*)0x40024010U)
69 #define REG_USART0_CSR (*(RoReg*)0x40024014U)
70 #define REG_USART0_RHR (*(RoReg*)0x40024018U)
71 #define REG_USART0_THR (*(WoReg*)0x4002401CU)
72 #define REG_USART0_BRGR (*(RwReg*)0x40024020U)
73 #define REG_USART0_RTOR (*(RwReg*)0x40024024U)
74 #define REG_USART0_TTGR (*(RwReg*)0x40024028U)
75 #define REG_USART0_FIDI (*(RwReg*)0x40024040U)
76 #define REG_USART0_NER (*(RoReg*)0x40024044U)
77 #define REG_USART0_IF (*(RwReg*)0x4002404CU)
78 #define REG_USART0_MAN (*(RwReg*)0x40024050U)
79 #define REG_USART0_WPMR (*(RwReg*)0x400240E4U)
80 #define REG_USART0_WPSR (*(RoReg*)0x400240E8U)
81 #define REG_USART0_VERSION (*(RoReg*)0x400240FCU)
82 #define REG_USART0_RPR (*(RwReg*)0x40024100U)
83 #define REG_USART0_RCR (*(RwReg*)0x40024104U)
84 #define REG_USART0_TPR (*(RwReg*)0x40024108U)
85 #define REG_USART0_TCR (*(RwReg*)0x4002410CU)
86 #define REG_USART0_RNPR (*(RwReg*)0x40024110U)
87 #define REG_USART0_RNCR (*(RwReg*)0x40024114U)
88 #define REG_USART0_TNPR (*(RwReg*)0x40024118U)
89 #define REG_USART0_TNCR (*(RwReg*)0x4002411CU)
90 #define REG_USART0_PTCR (*(WoReg*)0x40024120U)
91 #define REG_USART0_PTSR (*(RoReg*)0x40024124U)
92 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
93 
94 #endif /* _SAM3S8_USART0_INSTANCE_ */