46 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 49 typedef volatile const uint32_t
RoReg;
51 typedef volatile uint32_t
RoReg;
53 typedef volatile uint32_t
WoReg;
54 typedef volatile uint32_t
RwReg;
109 void* pfnReset_Handler;
110 void* pfnNMI_Handler;
111 void* pfnHardFault_Handler;
112 void* pfnMemManage_Handler;
113 void* pfnBusFault_Handler;
114 void* pfnUsageFault_Handler;
115 void* pfnReserved1_Handler;
116 void* pfnReserved2_Handler;
117 void* pfnReserved3_Handler;
118 void* pfnReserved4_Handler;
119 void* pfnSVC_Handler;
120 void* pfnDebugMon_Handler;
121 void* pfnReserved5_Handler;
122 void* pfnPendSV_Handler;
123 void* pfnSysTick_Handler;
126 void* pfnSUPC_Handler;
127 void* pfnRSTC_Handler;
128 void* pfnRTC_Handler;
129 void* pfnRTT_Handler;
130 void* pfnWDT_Handler;
131 void* pfnPMC_Handler;
132 void* pfnEFC_Handler;
134 void* pfnUART0_Handler;
135 void* pfnUART1_Handler;
137 void* pfnPIOA_Handler;
138 void* pfnPIOB_Handler;
140 void* pfnUSART0_Handler;
141 void* pfnUSART1_Handler;
145 void* pfnTWI0_Handler;
146 void* pfnTWI1_Handler;
147 void* pfnSPI_Handler;
149 void* pfnTC0_Handler;
150 void* pfnTC1_Handler;
151 void* pfnTC2_Handler;
155 void* pfnADC_Handler;
156 void* pfnDACC_Handler;
157 void* pfnPWM_Handler;
162 void NMI_Handler (
void );
164 void MemManage_Handler (
void );
167 void SVC_Handler (
void );
168 void DebugMon_Handler (
void );
169 void PendSV_Handler (
void );
173 void ADC_Handler (
void );
174 void DACC_Handler (
void );
175 void EFC_Handler (
void );
176 void PIOA_Handler (
void );
177 void PIOB_Handler (
void );
178 void PMC_Handler (
void );
179 void PWM_Handler (
void );
180 void RSTC_Handler (
void );
181 void RTC_Handler (
void );
182 void RTT_Handler (
void );
183 void SPI_Handler (
void );
184 void SUPC_Handler (
void );
185 void TC0_Handler (
void );
186 void TC1_Handler (
void );
187 void TC2_Handler (
void );
188 void TWI0_Handler (
void );
189 void TWI1_Handler (
void );
190 void UART0_Handler (
void );
191 void UART1_Handler (
void );
192 void USART0_Handler (
void );
193 void USART1_Handler (
void );
194 void WDT_Handler (
void );
200 #define __CM3_REV 0x0200 201 #define __MPU_PRESENT 0 202 #define __NVIC_PRIO_BITS 4 203 #define __Vendor_SysTickConfig 0 210 #if !defined DONT_USE_CMSIS_INIT 211 #include "system_sam3n.h" 222 #include "component/component_adc.h" 223 #include "component/component_chipid.h" 224 #include "component/component_dacc.h" 225 #include "component/component_efc.h" 226 #include "component/component_gpbr.h" 227 #include "component/component_matrix.h" 228 #include "component/component_pdc.h" 229 #include "component/component_pio.h" 230 #include "component/component_pmc.h" 231 #include "component/component_pwm.h" 232 #include "component/component_rstc.h" 233 #include "component/component_rtc.h" 234 #include "component/component_rtt.h" 235 #include "component/component_spi.h" 236 #include "component/component_supc.h" 237 #include "component/component_tc.h" 238 #include "component/component_twi.h" 239 #include "component/component_uart.h" 240 #include "component/component_usart.h" 241 #include "component/component_wdt.h" 250 #include "instance/instance_spi.h" 251 #include "instance/instance_tc0.h" 252 #include "instance/instance_twi0.h" 253 #include "instance/instance_twi1.h" 254 #include "instance/instance_pwm.h" 255 #include "instance/instance_usart0.h" 256 #include "instance/instance_usart1.h" 257 #include "instance/instance_adc.h" 258 #include "instance/instance_dacc.h" 259 #include "instance/instance_matrix.h" 260 #include "instance/instance_pmc.h" 261 #include "instance/instance_uart0.h" 262 #include "instance/instance_chipid.h" 263 #include "instance/instance_uart1.h" 264 #include "instance/instance_efc.h" 265 #include "instance/instance_pioa.h" 266 #include "instance/instance_piob.h" 267 #include "instance/instance_rstc.h" 268 #include "instance/instance_supc.h" 269 #include "instance/instance_rtt.h" 270 #include "instance/instance_wdt.h" 271 #include "instance/instance_rtc.h" 272 #include "instance/instance_gpbr.h" 288 #define ID_UART0 ( 8) 289 #define ID_UART1 ( 9) 292 #define ID_USART0 (14) 293 #define ID_USART1 (15) 304 #define ID_PERIPH_COUNT (32) 313 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 314 #define SPI (0x40008000U) 315 #define PDC_SPI (0x40008100U) 316 #define TC0 (0x40010000U) 317 #define TWI0 (0x40018000U) 318 #define PDC_TWI0 (0x40018100U) 319 #define TWI1 (0x4001C000U) 320 #define PWM (0x40020000U) 321 #define USART0 (0x40024000U) 322 #define PDC_USART0 (0x40024100U) 323 #define USART1 (0x40028000U) 324 #define ADC (0x40038000U) 325 #define PDC_ADC (0x40038100U) 326 #define DACC (0x4003C000U) 327 #define PDC_DACC (0x4003C100U) 328 #define MATRIX (0x400E0200U) 329 #define PMC (0x400E0400U) 330 #define UART0 (0x400E0600U) 331 #define PDC_UART0 (0x400E0700U) 332 #define CHIPID (0x400E0740U) 333 #define UART1 (0x400E0800U) 334 #define EFC (0x400E0A00U) 335 #define PIOA (0x400E0E00U) 336 #define PIOB (0x400E1000U) 337 #define RSTC (0x400E1400U) 338 #define SUPC (0x400E1410U) 339 #define RTT (0x400E1430U) 340 #define WDT (0x400E1450U) 341 #define RTC (0x400E1460U) 342 #define GPBR (0x400E1490U) 344 #define SPI ((Spi *)0x40008000U) 345 #define PDC_SPI ((Pdc *)0x40008100U) 346 #define TC0 ((Tc *)0x40010000U) 347 #define TWI0 ((Twi *)0x40018000U) 348 #define PDC_TWI0 ((Pdc *)0x40018100U) 349 #define TWI1 ((Twi *)0x4001C000U) 350 #define PWM ((Pwm *)0x40020000U) 351 #define USART0 ((Usart *)0x40024000U) 352 #define PDC_USART0 ((Pdc *)0x40024100U) 353 #define USART1 ((Usart *)0x40028000U) 354 #define ADC ((Adc *)0x40038000U) 355 #define PDC_ADC ((Pdc *)0x40038100U) 356 #define DACC ((Dacc *)0x4003C000U) 357 #define PDC_DACC ((Pdc *)0x4003C100U) 358 #define MATRIX ((Matrix *)0x400E0200U) 359 #define PMC ((Pmc *)0x400E0400U) 360 #define UART0 ((Uart *)0x400E0600U) 361 #define PDC_UART0 ((Pdc *)0x400E0700U) 362 #define CHIPID ((Chipid *)0x400E0740U) 363 #define UART1 ((Uart *)0x400E0800U) 364 #define EFC ((Efc *)0x400E0A00U) 365 #define PIOA ((Pio *)0x400E0E00U) 366 #define PIOB ((Pio *)0x400E1000U) 367 #define RSTC ((Rstc *)0x400E1400U) 368 #define SUPC ((Supc *)0x400E1410U) 369 #define RTT ((Rtt *)0x400E1430U) 370 #define WDT ((Wdt *)0x400E1450U) 371 #define RTC ((Rtc *)0x400E1460U) 372 #define GPBR ((Gpbr *)0x400E1490U) 382 #include "pio/pio_sam3n0b.h" 389 #define IFLASH_SIZE (0x8000u) 390 #define IFLASH_PAGE_SIZE (256u) 391 #define IFLASH_LOCK_REGION_SIZE (16384u) 392 #define IFLASH_NB_OF_PAGES (128u) 393 #define IFLASH_NB_OF_LOCK_BITS (2u) 394 #define IRAM_SIZE (0x2000u) 396 #define IFLASH_ADDR (0x00400000u) 397 #define IROM_ADDR (0x00800000u) 398 #define IRAM_ADDR (0x20000000u) 405 #define CHIP_FREQ_SLCK_RC_MIN (20000UL) 406 #define CHIP_FREQ_SLCK_RC (32000UL) 407 #define CHIP_FREQ_SLCK_RC_MAX (44000UL) 408 #define CHIP_FREQ_MAINCK_RC_4MHZ (4000000UL) 409 #define CHIP_FREQ_MAINCK_RC_8MHZ (8000000UL) 410 #define CHIP_FREQ_MAINCK_RC_12MHZ (12000000UL) 411 #define CHIP_FREQ_CPU_MAX (48000000UL) 412 #define CHIP_FREQ_XTAL_32K (32768UL) 413 #define CHIP_FREQ_XTAL_12M (12000000UL) 416 #define CHIP_FLASH_WRITE_WAIT_STATE (6U) 419 #define CHIP_FREQ_FWS_0 (21000000UL) 420 #define CHIP_FREQ_FWS_1 (32000000UL) 421 #define CHIP_FREQ_FWS_2 (48000000UL)
void SysTick_Handler(void)
SysTick_Handler.
Definition: main.c:78
Definition: sam3n00a.h:102
void HardFault_Handler(void)
Definition: FreeRTOS_ARM.c:99
IRQn
Definition: ARMCM0.h:35
volatile uint32_t WoReg
Definition: sam3n0b.h:53
void Reset_Handler(void)
This is the code that gets called on processor reset. To initialize the device, and call the main() r...
Definition: startup_sam3n.c:172
void BusFault_Handler(void)
Definition: FreeRTOS_ARM.c:104
CMSIS Cortex-M3 Core Peripheral Access Layer Header File.
volatile const uint32_t RoReg
Definition: sam3n0b.h:49
void UsageFault_Handler(void)
Definition: FreeRTOS_ARM.c:109
volatile uint32_t RwReg
Definition: sam3n0b.h:54
Definition: sam3n0b.h:100