30 #ifndef _SAM3S8_ACC_COMPONENT_ 31 #define _SAM3S8_ACC_COMPONENT_ 39 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 57 #define ACC_CR_SWRST (0x1u << 0) 59 #define ACC_MR_SELMINUS_Pos 0 60 #define ACC_MR_SELMINUS_Msk (0x7u << ACC_MR_SELMINUS_Pos) 61 #define ACC_MR_SELMINUS_TS (0x0u << 0) 62 #define ACC_MR_SELMINUS_ADVREF (0x1u << 0) 63 #define ACC_MR_SELMINUS_DAC0 (0x2u << 0) 64 #define ACC_MR_SELMINUS_DAC1 (0x3u << 0) 65 #define ACC_MR_SELMINUS_AD0 (0x4u << 0) 66 #define ACC_MR_SELMINUS_AD1 (0x5u << 0) 67 #define ACC_MR_SELMINUS_AD2 (0x6u << 0) 68 #define ACC_MR_SELMINUS_AD3 (0x7u << 0) 69 #define ACC_MR_SELPLUS_Pos 4 70 #define ACC_MR_SELPLUS_Msk (0x7u << ACC_MR_SELPLUS_Pos) 71 #define ACC_MR_SELPLUS_AD0 (0x0u << 4) 72 #define ACC_MR_SELPLUS_AD1 (0x1u << 4) 73 #define ACC_MR_SELPLUS_AD2 (0x2u << 4) 74 #define ACC_MR_SELPLUS_AD3 (0x3u << 4) 75 #define ACC_MR_SELPLUS_AD4 (0x4u << 4) 76 #define ACC_MR_SELPLUS_AD5 (0x5u << 4) 77 #define ACC_MR_SELPLUS_AD6 (0x6u << 4) 78 #define ACC_MR_SELPLUS_AD7 (0x7u << 4) 79 #define ACC_MR_ACEN (0x1u << 8) 80 #define ACC_MR_ACEN_DIS (0x0u << 8) 81 #define ACC_MR_ACEN_EN (0x1u << 8) 82 #define ACC_MR_EDGETYP_Pos 9 83 #define ACC_MR_EDGETYP_Msk (0x3u << ACC_MR_EDGETYP_Pos) 84 #define ACC_MR_EDGETYP_RISING (0x0u << 9) 85 #define ACC_MR_EDGETYP_FALLING (0x1u << 9) 86 #define ACC_MR_EDGETYP_ANY (0x2u << 9) 87 #define ACC_MR_INV (0x1u << 12) 88 #define ACC_MR_INV_DIS (0x0u << 12) 89 #define ACC_MR_INV_EN (0x1u << 12) 90 #define ACC_MR_SELFS (0x1u << 13) 91 #define ACC_MR_SELFS_CF (0x0u << 13) 92 #define ACC_MR_SELFS_OUTPUT (0x1u << 13) 93 #define ACC_MR_FE (0x1u << 14) 94 #define ACC_MR_FE_DIS (0x0u << 14) 95 #define ACC_MR_FE_EN (0x1u << 14) 97 #define ACC_IER_CE (0x1u << 0) 99 #define ACC_IDR_CE (0x1u << 0) 101 #define ACC_IMR_CE (0x1u << 0) 103 #define ACC_ISR_CE (0x1u << 0) 104 #define ACC_ISR_SCO (0x1u << 1) 105 #define ACC_ISR_MASK (0x1u << 31) 107 #define ACC_ACR_ISEL (0x1u << 0) 108 #define ACC_ACR_ISEL_LOPW (0x0u << 0) 109 #define ACC_ACR_ISEL_HISP (0x1u << 0) 110 #define ACC_ACR_HYST_Pos 1 111 #define ACC_ACR_HYST_Msk (0x3u << ACC_ACR_HYST_Pos) 112 #define ACC_ACR_HYST(value) ((ACC_ACR_HYST_Msk & ((value) << ACC_ACR_HYST_Pos))) 114 #define ACC_WPMR_WPEN (0x1u << 0) 115 #define ACC_WPMR_WPKEY_Pos 8 116 #define ACC_WPMR_WPKEY_Msk (0xffffffu << ACC_WPMR_WPKEY_Pos) 117 #define ACC_WPMR_WPKEY(value) ((ACC_WPMR_WPKEY_Msk & ((value) << ACC_WPMR_WPKEY_Pos))) 119 #define ACC_WPSR_WPROTERR (0x1u << 0) volatile uint32_t RwReg
Definition: sam3n00a.h:54
volatile uint32_t WoReg
Definition: sam3n00a.h:53
volatile const uint32_t RoReg
Definition: sam3n00a.h:49
Acc hardware registers.
Definition: component_acc.h:41