|
#define | IFLASH0_SIZE (0x10000u) |
|
#define | IFLASH0_PAGE_SIZE (256u) |
|
#define | IFLASH0_LOCK_REGION_SIZE (8192u) |
|
#define | IFLASH0_NB_OF_PAGES (256u) |
|
#define | IRAM0_SIZE (0x2000u) |
|
#define | IRAM1_SIZE (0x2000u) |
|
#define | NFCRAM_SIZE (0x1000u) |
|
#define | IFLASH_SIZE (IFLASH0_SIZE) |
|
#define | IRAM_SIZE (IRAM0_SIZE+IRAM1_SIZE) |
|
#define | IFLASH0_ADDR (0x00080000u) |
|
#define | IROM_ADDR (0x00180000u) |
|
#define | IRAM0_ADDR (0x20000000u) |
|
#define | IRAM1_ADDR (0x20080000u) |
|
#define | NFC_RAM_ADDR (0x20100000u) |
|
#define | UDPHS_RAM_ADDR (0x20180000u) |
|
#define | CHIP_FREQ_SLCK_RC_MIN (20000UL) |
|
#define | CHIP_FREQ_SLCK_RC (32000UL) |
|
#define | CHIP_FREQ_SLCK_RC_MAX (44000UL) |
|
#define | CHIP_FREQ_MAINCK_RC_4MHZ (4000000UL) |
|
#define | CHIP_FREQ_MAINCK_RC_8MHZ (8000000UL) |
|
#define | CHIP_FREQ_MAINCK_RC_12MHZ (12000000UL) |
|
#define | CHIP_FREQ_CPU_MAX (96000000UL) |
|
#define | CHIP_FREQ_XTAL_32K (32768UL) |
|
#define | CHIP_FREQ_XTAL_12M (12000000UL) |
|
#define | CHIP_FLASH_WRITE_WAIT_STATE (6U) |
|
#define | CHIP_FREQ_FWS_0 (24000000UL) |
| Maximum operating frequency when FWS is 0.
|
|
#define | CHIP_FREQ_FWS_1 (40000000UL) |
| Maximum operating frequency when FWS is 1.
|
|
#define | CHIP_FREQ_FWS_2 (72000000UL) |
| Maximum operating frequency when FWS is 2.
|
|
#define | CHIP_FREQ_FWS_3 (84000000UL) |
| Maximum operating frequency when FWS is 3.
|
|
|
typedef volatile const uint32_t | RoReg |
|
typedef volatile uint32_t | WoReg |
|
typedef volatile uint32_t | RwReg |
|
This file defines all structures and symbols for SAM3U1E:
- registers and bitfields
- peripheral base address
- peripheral ID
- PIO definitions
#define IFLASH0_ADDR (0x00080000u) |
Internal Flash 0 base address
#define IRAM0_ADDR (0x20000000u) |
Internal RAM 0 base address
#define IRAM1_ADDR (0x20080000u) |
Internal RAM 1 base address
#define IROM_ADDR (0x00180000u) |
Internal ROM base address
#define NFC_RAM_ADDR (0x20100000u) |
NAND Flash Controller RAM base address
#define UDPHS_RAM_ADDR (0x20180000u) |
USB High Speed Device Port RAM base address
typedef volatile const uint32_t RoReg |
Read only 32-bit register (volatile const unsigned int)
typedef volatile uint32_t RwReg |
Read-Write 32-bit register (volatile unsigned int)
typedef volatile uint32_t WoReg |
Write only 32-bit register (volatile unsigned int)